Please use this identifier to cite or link to this item:
https://hdl.handle.net/11000/35076
Implementation of an AFDX Interface with Zynq SoC Board in FPGA
Title: Implementation of an AFDX Interface with Zynq SoC Board in FPGA |
Authors: Corral González, Pablo Molina, Fernando De Scals Martin, GUILLERMO Rodriguez, Alberto |
Editor: Kaunas University of Technology |
Department: Departamentos de la UMH::Ingeniería de Comunicaciones |
Issue Date: 2020 |
URI: https://hdl.handle.net/11000/35076 |
Abstract:
This work is based on the Hardware development of the Transmission part for the communication inside the satellite. Our goal is move as much as possible of the software part into the Field-programmable gate array (FPGA) matrix due to the single event upsets (SEU). This project is part of the collaborative project called “Mission: NET@SPACE”. It was chosen by the European Commission under the Seventh Framework Program for Research (FP7) to develop an Avionics Full Duplex Switched Ethernet (AFDX) demonstrator based in FPGA. It has to be able to receive and transmit frames and enhance the robustness. The scheduling of the protocol should also be moved into the hardware, by still keeping a small footprint of the whole design. In this paper, we introduce the theory and used technologies, the project flow and development, including the decisions and milestones, to arrive at the end to the further possibilities and conclusions.
|
Keywords/Subjects: Aerospace electronics Aerospace simulation AFDX Latency measurements |
Knowledge area: CDU: Ciencias aplicadas: Ingeniería. Tecnología |
Type of document: info:eu-repo/semantics/article |
Access rights: info:eu-repo/semantics/openAccess Attribution-NonCommercial-NoDerivatives 4.0 Internacional |
DOI: https://doi.org/10.5755/J01.EIE.26.5.26008 |
Appears in Collections: Artículos Ingeniería Comunicaciones
|
???jsp.display-item.text9???