Por favor, use este identificador para citar o enlazar este ítem: https://hdl.handle.net/11000/35076
Registro completo de metadatos
Campo DC Valor Lengua/Idioma
dc.contributor.authorCorral González, Pablo-
dc.contributor.authorMolina, Fernando-
dc.contributor.authorDe Scals Martin, GUILLERMO-
dc.contributor.authorRodriguez, Alberto-
dc.contributor.otherDepartamentos de la UMH::Ingeniería de Comunicacioneses_ES
dc.date.accessioned2025-01-21T09:30:18Z-
dc.date.available2025-01-21T09:30:18Z-
dc.date.created2020-
dc.identifier.citationELEKTRONIKA IR ELEKTROTECHNIKAes_ES
dc.identifier.issn2029-5731-
dc.identifier.issn1392-1215-
dc.identifier.urihttps://hdl.handle.net/11000/35076-
dc.description.abstractThis work is based on the Hardware development of the Transmission part for the communication inside the satellite. Our goal is move as much as possible of the software part into the Field-programmable gate array (FPGA) matrix due to the single event upsets (SEU). This project is part of the collaborative project called “Mission: NET@SPACE”. It was chosen by the European Commission under the Seventh Framework Program for Research (FP7) to develop an Avionics Full Duplex Switched Ethernet (AFDX) demonstrator based in FPGA. It has to be able to receive and transmit frames and enhance the robustness. The scheduling of the protocol should also be moved into the hardware, by still keeping a small footprint of the whole design. In this paper, we introduce the theory and used technologies, the project flow and development, including the decisions and milestones, to arrive at the end to the further possibilities and conclusions.es_ES
dc.formatapplication/pdfes_ES
dc.format.extent5es_ES
dc.language.isoenges_ES
dc.publisherKaunas University of Technologyes_ES
dc.relation.ispartofseries26es_ES
dc.relation.ispartofseries5es_ES
dc.rightsinfo:eu-repo/semantics/openAccesses_ES
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subjectAerospace electronicses_ES
dc.subjectAerospace simulationes_ES
dc.subjectAFDXes_ES
dc.subjectLatency measurementses_ES
dc.subject.otherCDU::6 - Ciencias aplicadas::62 - Ingeniería. Tecnologíaes_ES
dc.titleImplementation of an AFDX Interface with Zynq SoC Board in FPGAes_ES
dc.typeinfo:eu-repo/semantics/articlees_ES
dc.relation.publisherversionhttps://doi.org/10.5755/J01.EIE.26.5.26008es_ES
Aparece en las colecciones:
Artículos Ingeniería Comunicaciones


Vista previa

Ver/Abrir:
 26008-Article Text-91892-1-10-20201022.pdf

646,98 kB
Adobe PDF
Compartir:


Creative Commons La licencia se describe como: Atribución-NonComercial-NoDerivada 4.0 Internacional.