Por favor, use este identificador para citar o enlazar este ítem:
https://hdl.handle.net/11000/35076
Registro completo de metadatos
Campo DC | Valor | Lengua/Idioma |
---|---|---|
dc.contributor.author | Corral González, Pablo | - |
dc.contributor.author | Molina, Fernando | - |
dc.contributor.author | De Scals Martin, GUILLERMO | - |
dc.contributor.author | Rodriguez, Alberto | - |
dc.contributor.other | Departamentos de la UMH::Ingeniería de Comunicaciones | es_ES |
dc.date.accessioned | 2025-01-21T09:30:18Z | - |
dc.date.available | 2025-01-21T09:30:18Z | - |
dc.date.created | 2020 | - |
dc.identifier.citation | ELEKTRONIKA IR ELEKTROTECHNIKA | es_ES |
dc.identifier.issn | 2029-5731 | - |
dc.identifier.issn | 1392-1215 | - |
dc.identifier.uri | https://hdl.handle.net/11000/35076 | - |
dc.description.abstract | This work is based on the Hardware development of the Transmission part for the communication inside the satellite. Our goal is move as much as possible of the software part into the Field-programmable gate array (FPGA) matrix due to the single event upsets (SEU). This project is part of the collaborative project called “Mission: NET@SPACE”. It was chosen by the European Commission under the Seventh Framework Program for Research (FP7) to develop an Avionics Full Duplex Switched Ethernet (AFDX) demonstrator based in FPGA. It has to be able to receive and transmit frames and enhance the robustness. The scheduling of the protocol should also be moved into the hardware, by still keeping a small footprint of the whole design. In this paper, we introduce the theory and used technologies, the project flow and development, including the decisions and milestones, to arrive at the end to the further possibilities and conclusions. | es_ES |
dc.format | application/pdf | es_ES |
dc.format.extent | 5 | es_ES |
dc.language.iso | eng | es_ES |
dc.publisher | Kaunas University of Technology | es_ES |
dc.relation.ispartofseries | 26 | es_ES |
dc.relation.ispartofseries | 5 | es_ES |
dc.rights | info:eu-repo/semantics/openAccess | es_ES |
dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 Internacional | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | * |
dc.subject | Aerospace electronics | es_ES |
dc.subject | Aerospace simulation | es_ES |
dc.subject | AFDX | es_ES |
dc.subject | Latency measurements | es_ES |
dc.subject.other | CDU::6 - Ciencias aplicadas::62 - Ingeniería. Tecnología | es_ES |
dc.title | Implementation of an AFDX Interface with Zynq SoC Board in FPGA | es_ES |
dc.type | info:eu-repo/semantics/article | es_ES |
dc.relation.publisherversion | https://doi.org/10.5755/J01.EIE.26.5.26008 | es_ES |
Ver/Abrir:
26008-Article Text-91892-1-10-20201022.pdf
646,98 kB
Adobe PDF
Compartir:
La licencia se describe como: Atribución-NonComercial-NoDerivada 4.0 Internacional.