Please use this identifier to cite or link to this item: https://hdl.handle.net/11000/30643

Design and implementation of an efficient hardware integer motion estimator for an HEVC video encoder

Title:
Design and implementation of an efficient hardware integer motion estimator for an HEVC video encoder
Authors:
Alcocer Espinosa, Estefanía Fátima
Gutiérrez Mazón, roberto  
López Granado, Otoniel Mario  
Perez Malumbres, Manuel  
Editor:
Springer
Department:
Departamentos de la UMH::Ingeniería de Comunicaciones
Issue Date:
2016-02-26
URI:
https://hdl.handle.net/11000/30643
Abstract:
High-Efficiency Video Coding (HEVC) was developed to improve its predecessor standard, H264/AVC, by doubling its compression efficiency. As in previous standards, Motion Estimation (ME) is one of the encoder critical blocks to achieve significant compression gains. However, it demands an overwhelmi...  Ver más
Keywords/Subjects:
HEVC
FPGA
Integer motion estimation
Inter-prediction
SAD architecture
Knowledge area:
CDU: Ciencias aplicadas: Ingeniería. Tecnología
Type of document:
info:eu-repo/semantics/article
Access rights:
info:eu-repo/semantics/openAccess
Attribution-NonCommercial-NoDerivatives 4.0 Internacional
DOI:
http//doi.org/10.1007/s11554-016-0572-4
Appears in Collections:
Artículos Ingeniería Comunicaciones



Creative Commons ???jsp.display-item.text9???