Please use this identifier to cite or link to this item:
https://hdl.handle.net/11000/30643
Design and implementation of an efficient hardware integer motion estimator for an HEVC video encoder
Title: Design and implementation of an efficient hardware integer motion estimator for an HEVC video encoder |
Authors: Alcocer Espinosa, Estefanía Fátima Gutiérrez Mazón, roberto López Granado, Otoniel Mario Perez Malumbres, Manuel |
Editor: Springer |
Department: Departamentos de la UMH::Ingeniería de Comunicaciones |
Issue Date: 2016-02-26 |
URI: https://hdl.handle.net/11000/30643 |
Abstract:
High-Efficiency Video Coding (HEVC) was developed to improve its predecessor standard, H264/AVC, by doubling its compression efficiency. As in previous standards, Motion Estimation (ME) is one of the encoder
critical blocks to achieve significant compression gains. However, it demands an overwhelming complexity cost to accurately remove video temporal redundancy, especially when encoding very high-resolution video sequences. To reduce the overall video encoding time, we propose the implementation of the HEVC ME block in hardware. The proposed architecture is based on (a) a new memory scan order, and (b) a new adder tree structure, which supports asymmetric partitioning modes in a fast and efficient way. The proposed system has been designed in VHDL (VHSIC Hardware Description Language), synthesized and implemented
by means of the Xilinx FPGA, Virtex-7 XC7VX550T-3FFG1158. Our design achieves encoding frame rates up to 116 and 30 fps at 2 and 4K video formats, respectively.
|
Keywords/Subjects: HEVC FPGA Integer motion estimation Inter-prediction SAD architecture |
Knowledge area: CDU: Ciencias aplicadas: Ingeniería. Tecnología |
Type of document: application/pdf |
Access rights: info:eu-repo/semantics/openAccess Attribution-NonCommercial-NoDerivatives 4.0 Internacional |
DOI: http//doi.org/10.1007/s11554-016-0572-4 |
Appears in Collections: Artículos Ingeniería Comunicaciones
|
???jsp.display-item.text9???